## Bilkent University Department of Computer Engineering CS 224 – Computer Organization

**Preliminary Report** 

Lab 06

Section 03

Arda İçöz

21901443

## CS224

Section No: 3

Spring 2021 Lab No: 6

Arda İçöz / 21901443

## Part 1. Cache Memory Problems and Program

1)

|     | Cache      | N            | Word         | Block           | No.<br>of | Tag<br>Size | Index<br>Size   | Word<br>Block     | Byte<br>Offset | Block<br>Replacement      |
|-----|------------|--------------|--------------|-----------------|-----------|-------------|-----------------|-------------------|----------------|---------------------------|
| No. | Size<br>KB | way<br>cache | Size in bits | size<br>(no. of | Sets      | in<br>bits  | (Set<br>No.) in | Offset<br>Size in | Size in bits   | Policy Needed<br>(Yes/No) |
|     |            |              |              | words)          |           |             | bits            | bits              |                |                           |
| 1   | 8          | 1            | 8            | 8               | 2^10      | 16          | 10              | 3                 | 0              | No                        |
| 2   | 8          | 2            | 16           | 8               | 2^8       | 17          | 8               | 3                 | 1              | Yes                       |
| 3   | 8          | 4            | 16           | 4               | 2^8       | 18          | 8               | 2                 | 1              | Yes                       |
| 4   | 8          | Full         | 16           | 4               | 1         | 26          | 0               | 2                 | 1              | Yes                       |
| 9   | 32         | 1            | 16           | 2               | 2^13      | 14          | 13              | 1                 | 1              | No                        |
| 10  | 32         | 2            | 16           | 2               | 2^12      | 15          | 12              | 1                 | 1              | Yes                       |
| 11  | 32         | 4            | 8            | 8               | 2^10      | 16          | 10              | 3                 | 0              | Yes                       |
| 12  | 32         | Full         | 8            | 8               | 1         | 26          | 0               | 3                 | 0              | Yes                       |

2)

a)

| In atmostic a      | Iteration No. |     |     |     |     |  |  |  |
|--------------------|---------------|-----|-----|-----|-----|--|--|--|
| Instruction        | 1             | 2   | 3   | 4   | 5   |  |  |  |
| lw \$t1, 0xA4(\$0) | Compulsory    | Hit | Hit | Hit | Hit |  |  |  |
| lw \$t2, 0xA8(\$0) | Compulsory    | Hit | Hit | Hit | Hit |  |  |  |
| lw \$t3, 0xAC(\$0) | Hit           | Hit | Hit | Hit | Hit |  |  |  |

b)

Set amount = 
$$\frac{Cache\ capacity}{Block\ size*N} = \frac{8}{4*1} = 2$$

V = 1 bit

Block offset = 2 bits

Byte offset = 2 bits

Tag = 32 - V - Block offset - Byte offset = 27 bits

Set = V + Tag + (Data \* 4)

= 1 bit + 27bit + (32 bit \* 4) = 156 bits

SRAM = 156 bits \* Set amount (2) = 312 bit

c)

1 AND gate

14:1 Multiplexer

1 comparator to check equal results

3)

a)

| In atmosphism      | Iteration No. |          |          |          |          |  |  |  |
|--------------------|---------------|----------|----------|----------|----------|--|--|--|
| Instruction        | 1             | 2        | 3        | 4        | 5        |  |  |  |
| lw \$t1, 0xA4(\$0) | Compulsory    | Capacity | Capacity | Capacity | Capacity |  |  |  |
| lw \$t2, 0xA8(\$0) | Compulsory    | Capacity | Capacity | Capacity | Capacity |  |  |  |
| lw \$t3, 0xAC(\$0) | Capacity      | Capacity | Capacity | Capacity | Capacity |  |  |  |

b)

Set amount = 
$$\frac{Cache\ capacity}{Block\ size*N} = \frac{2}{1*2} = 1$$

V = 1 bit

Byte offset = 2 bits

LRU policy = 1 bit needed

c)

2 AND gates

1 OR gate

12:1 Multiplexer

2 comparators to check equal results